### ESE 545 – Computer Architecture – Final Report Spring 2016

Prepare by: Sanket Keni (ID No. 110451820)
And

Jay Nathani (ID No. 110422192)

### <u>Instruction Set Prepared</u>

| Sr. |                               |                   |                  |       | PipeDept | Latenc |        |
|-----|-------------------------------|-------------------|------------------|-------|----------|--------|--------|
| No. | Instruction                   | Syntax            | Unit             | Pipe  | h        | у      | UnitID |
|     |                               | -                 |                  |       |          |        |        |
|     |                               |                   | T = ==1          |       |          |        |        |
| 1   | Load Quadword (d. form)       | lqd rt,symbol(ra) | Local<br>Store   | Odd   | 6        | 6      | 7      |
| 1   | Load Quadword (d-form)        | iqu it,symbol(ia) | Local            | Odd   | 6        | 6      | /      |
| 2   | Load Quadword (x-form)        | lqx rt,ra,rb      | Store            | Odd   | 6        | 6      | 7      |
|     | Load Quadword Instruction     | 197 11,14,10      | Local            | Odd   | 0        | 0      | ,      |
| 3   | Relative (a-form)             | lgr rt,symbol     | Store            | Odd   | 6        | 6      | 7      |
|     | Rolative (a form)             | stqd              | Local            | Ouu   | 0        |        | ,      |
| 4   | Store Quadword (d-form)       | rt,symbol(ra)     | Store            | Odd   | 6        | 6      | 7      |
|     | (4 2000)                      | 24,23 222 22(24)  | Local            |       | -        |        |        |
| 5   | Store Quadword (x-form)       | stqx rt,ra,rb     | Store            | Odd   | 6        | 6      | 7      |
|     | Store Quadword Instruction    | •                 | Local            |       |          |        |        |
| 6   | Relative (a-form)             | stqrrt,symbol     | Store            | Odd   | 6        | 6      | 7      |
|     |                               |                   | Simple           |       |          |        |        |
| 7   | Immediate Load Halfword       | ilh rt,symbol     | Fixed1           | Even  | 2        | 2      | 1      |
|     |                               |                   | Simple           |       |          |        |        |
| 8   | Immediate Load Halfword Upper | ilhu rt,symbol    | Fixed1           | Even  | 2        | 2      | 1      |
| _   |                               |                   | Simple           |       | _        | _      |        |
| 9   | Immediate Load Word           | il rt,symbol      | Fixed1           | Even  | 2        | 2      | 1      |
| 1.0 |                               |                   | Simple           | _     |          |        |        |
| 10  | Immediate Load Address        | ila rt,symbol     | Fixed1           | Even  | 2        | 2      | 1      |
| 11  | A 44 II-164                   | alatala           | Simple           | E     | 2        | 2      | 1      |
| 11  | Add Halfword                  | ah rt,ra,rb       | Fixed1           | Even  | 2        | 2      | 1      |
| 12  | Add Halfword Immediate        | ahi rt,ra,value   | Simple<br>Fixed1 | Even  | 2        | 2      | 1      |
| 12  | Add Hall word Illilliediate   | aiii it,ia,vaiue  | Simple           | Even  |          |        | 1      |
| 13  | Add Word                      | a rt,ra,rb        | Fixed1           | Even  | 2        | 2      | 1      |
| 13  | Add Word                      | u 11,14,10        | Simple           | Lven  |          |        | 1      |
| 14  | Add Word Immediate            | ai rt,ra,value    | Fixed1           | Even  | 2        | 2      | 1      |
|     |                               |                   | Simple           |       | _        | _      |        |
| 15  | Subtract from Halfword        | sfh rt,ra,rb      | Fixed1           | Even  | 2        | 2      | 1      |
|     | Subtract from Halfword        | , ,               | Simple           |       |          |        |        |
| 16  | Immediate                     | sfhi rt,ra,value  | Fixed1           | Even  | 2        | 2      | 1      |
|     |                               |                   | Simple           |       |          |        |        |
| 17  | Subtract from Word            | sf rt,ra,rb       | Fixed1           | Even  | 2        | 2      | 1      |
|     |                               |                   | Simple           |       |          |        |        |
| 18  | Subtract from Word Immediate  | sfi rt,ra,value   | Fixed1           | Even  | 2        | 2      | 1      |
|     |                               |                   | Simple           | _     | _        | _      |        |
| 19  | Add Extended                  | addx rt,ra,rb     | Fixed1           | Even  | 2        | 2      | 1      |
| 20  |                               |                   | Simple           | _     | 2        | 2      | 1      |
| 20  | Subtract from Extended        | sfx rt,ra,rb      | Fixed1           | Even  | 2        | 2      | 1      |
| 21  | Carry Ganarata                | og et eo eb       | Simple<br>Fixed1 | Even  | 2        | 2      | 1      |
| Δ1  | Carry Generate                | cg rt,ra,rb       | Simple           | Even  |          |        | 1      |
| 22  | Borrow Generate               | bg rt,ra,rb       | Fixed1           | Even  | 2        | 2      | 1      |
| 44  | Donow Generate                | 0511,14,10        | Simple           | LVCII |          |        | 1      |
| 23  | Multiply                      | mpy rt,ra,rb      | Fixed1           | Even  | 2        | 2      | 1      |
|     | 1,1minibil                    | 11127 11,14,10    | 1 1/1001         | 2,011 |          |        |        |

| 24 | Multiply Immediate            | many at an volve  | Simple           | Even  | 2        | 2     |   |
|----|-------------------------------|-------------------|------------------|-------|----------|-------|---|
| 24 | Multiply Immediate            | mpyi rt,ra,value  | Fixed1<br>Single | Even  | 2        | 2     | 1 |
|    |                               |                   | Precisi          |       |          |       |   |
| 25 | Multiply and Add              | mpya rt,ra,rb,rc  | on2              | Even  | 7        | 7     | 4 |
| 26 | Average Bytes                 | avgb rt,ra,rb     | Byte             | Even  | 3        | 4     | 5 |
| 27 | Absolute Differences of Bytes | absdb rt,ra,rb    | Byte             | Even  | 3        | 4     | 5 |
| 28 | Count Ones in Bytes           | cntb rt,ra        | Byte             | Even  | 3        | 4     | 5 |
| 29 | Sum Bytes into Halfwords      | sumb rt,ra,rb     | Byte             | Even  | 3        | 4     | 5 |
| 30 | And                           | and rt,ra,rb      | Simple<br>Fixed1 | Even  | 2        | 2     | 1 |
| 31 | And Byte Immediate            | andbi rt,ra,value | Simple<br>Fixed1 | Even  | 2        | 2     | 1 |
| 32 | Or                            | or rt,ra,rb       | Simple<br>Fixed1 | Even  | 2        | 2     | 1 |
| 33 |                               |                   | Simple           |       | 2        | 2     |   |
| 33 | Or Byte Immediate             | orbi rt,ra,value  | Fixed1<br>Simple | Even  | <u> </u> | 2     | 1 |
| 34 | Exclusive Or                  | xor rt,ra,rb      | Fixed1           | Even  | 2        | 2     | 1 |
|    |                               |                   | Simple           |       |          | _     |   |
| 35 | Exclusive Or Byte Immediate   | xorbi rt,ra,value | Fixed1           | Even  | 2        | 2     | 1 |
| 36 | Nand                          | nand rt,ra,rb     | Simple<br>Fixed1 | Even  | 2        | 2     | 1 |
|    |                               |                   | Simple           |       | _        | _     | _ |
| 37 | Nor                           | nor rt,ra,rb      | Fixed1           | Even  | 2        | 2     | 1 |
| 38 | Shift Left Halfword           | shlh rt,ra,rb     | Simple<br>Fixed2 | Even  | 3        | 4     | 2 |
| 39 | Shift Left Halfword Immediate | shlhi rt,ra,value | Simple<br>Fixed2 | Even  | 3        | 4     | 2 |
| 40 | Shift Left Word               | shl rt,ra,rb      | Simple<br>Fixed2 | Even  | 3        | 4     | 2 |
|    | Diffic Bott () 616            | 5111 11,111,111   | Simple           | 2,011 |          |       |   |
| 41 | Shift Left Word Immediate     | shli rt,ra,value  | Fixed2           | Even  | 3        | 4     | 2 |
| 40 |                               | 1111              | Permut           | 0.11  | 2        |       |   |
| 42 | Shift Left Quadword by Bits   | shlqbi rt,ra,rb   | e<br>Permut      | Odd   | 3        | 4     | 6 |
| 43 | Shift Left Quadword by Bytes  | shlqby rt,ra,rb   | e                | Odd   | 3        | 4     | 6 |
|    | Sinite Bate Quadword of Bytes | singe y rajrajre  | Permut           | 344   |          |       |   |
| 44 | Rotate Quadword by Bytes      | rotqby rt,ra,rb   | e                | Odd   | 3        | 4     | 6 |
| ]  |                               |                   | Simple           |       | •        | l . ¯ |   |
| 45 | Rotate Halfword               | roth rt,ra,rb     | Fixed2<br>Simple | Even  | 3        | 4     | 2 |
| 46 | Rotate Halfword Immediate     | rothi rt,ra,value | Fixed2           | Even  | 3        | 4     | 2 |
| 47 | Rotate Word                   | rot rt,ra,rb      | Simple<br>Fixed2 | Even  | 3        | 4     | 2 |
| 48 | Rotate Word Immediate         | roti rt,ra,value  | Simple<br>Fixed2 | Even  | 3        | 4     | 2 |
| 49 | Halt If Equal                 | heq ra,rb         | Branch           | Odd   | 3        | 4     | 8 |
| 50 | Halt If Equal Immediate       | heqi ra,symbol    | Branch           | Odd   | 3        | 4     | 8 |
| 51 | Halt if Greater than          | hgt ra,rb         | Branch           | Odd   | 3        | 4     | 8 |

| 52 | Halt if Greater than Immediate         | hgti ra,symbol    | Branch                 | Odd  | 3 | 4 | 8 |
|----|----------------------------------------|-------------------|------------------------|------|---|---|---|
| 53 | Compare Equal Byte                     | ceqb rt,ra,rb     | Simple<br>Fixed1       | Even | 2 | 2 | 1 |
| 54 | Compare Equal Byte Immediate           | ceqbi rt,ra,value | Simple<br>Fixed1       | Even | 2 | 2 | 1 |
| 55 | Compare Greater Than Byte              | cgtb rt,ra,rb     | Simple<br>Fixed1       | Even | 2 | 2 | 1 |
| 56 | Compare Greater Than Byte<br>Immediate | cgtbi rt,ra,value | Simple<br>Fixed1       | Even | 2 | 2 | 1 |
| 57 | Branch Relative                        | br symbol         | Branch                 | Odd  | 3 | 4 | 8 |
| 58 | Branch Absolute                        | bra symbol        | Branch                 | Odd  | 3 | 4 | 8 |
| 59 | Branch Absolute and Set Link           | brasl rt,symbol   | Branch                 | Odd  | 3 | 4 | 8 |
| 60 | Branch If Not Zero Word                | brnz rt,symbol    | Branch                 | Odd  | 3 | 4 | 8 |
| 61 | Branch If Zero Word                    | brz rt,symbol     | Branch                 | Odd  | 3 | 4 | 8 |
| 62 | Branch If Not Zero Halfword            | brhnz rt,symbol   | Branch                 | Odd  | 3 | 4 | 8 |
| 63 | Branch If Zero Halfword                | brhz rt,symbol    | Branch                 | Odd  | 3 | 4 | 8 |
| 64 | Floating Add                           | fa rt,ra,rb       | Single<br>Presio<br>n1 | Even | 6 | 6 | 3 |
| 65 | Floating Subtract                      | fs rt.ra.rb       | Single<br>Presio<br>n1 | Even | 6 | 6 | 3 |
| 66 | Floating Multiply                      | fm rt.ra,rb       | Single<br>Presio<br>n1 | Even | 6 | 6 | 3 |
| 67 | Floating Multiply and Add              | fma rt,ra,rb,rc   | Single<br>Presio<br>n1 | Even | 6 | 6 | 3 |
| 68 | Floating Multiply and Subtract         | fms rt,ra,rb,rc   | Single<br>Presio<br>n1 | Even | 6 | 6 | 3 |
| 69 | Floating Compare Equal                 | fceq rt,ra,rb     | Single<br>Presio<br>n1 | Even | 6 | 6 | 3 |
| 70 | Floating Compare Greater Than          | fcgt rt,ra,rb     | Single<br>Presio<br>n1 | Even | 6 | 6 | 3 |
| 71 | No Operation (Execute)                 | nop               |                        | Even |   |   |   |
| 72 | No Operation (Load)                    | lnop              |                        | Odd  |   |   |   |
| 73 | Instruction Miss                       | - <b>F</b>        |                        | Odd  |   | 6 |   |

# Loading of the memory with instructions and data ILB instruction load

The instructions and data are loaded in the main memory after the assembly code has been passed through the parser and the equivalent op-codes have been generated for each instruction. The output of the parser gives the exact 32 – bit instructions as needed in the SPU lite program. After the instructions are loaded in the memory, the cache would be empty, and so the first instruction to run will be *instruction miss*. *Instruction miss* takes a 128 byte block from the main memory and places it in the cache memory. This happens every time in the beginning of the program as the cache is empty, in the end of instructions in the cache and during a branch instruction when the tag value of the cache memory block does not match the PC (Program Counter) tag. The PC would be pointing at the branch target address generated during the execution of the branch instruction. An implementation of loading of the memory with instruction and data ILB instruction load can be seen in the following waveform:



# <u>Dual – instruction fetch, decode, issue and execute (no hazards)</u>

After the instructions and data are entered into the cache memory, as we are designing a two issue pipeline, in the dual-instruction fetch stage, two instructions per clock cycle will be fetched from the cache. These instructions are forwarded to the decode stage in the next clock cycle. The decode stage decodes the instructions into even and odd instructions and forwards it to the issue stage in the next clock cycle. The issue stage sends the instructions in their respective pipes (even instructions in even pipe and odd instructions in odd pipe) and forwards them to the register file. The register file gets the data of the registers to be used in the instruction and the result is computed and stored in the target register rt. Based on the type of instruction the latency will be different. After the beginning of execution, after eight cycles, the result is stored in rt, and is available for use. An implementation of dual – instruction fetch, decode, issue and execute (no – hazards) can be seen in the following waveform:



#### Structural hazard resolution

In the two issue pipeline structure, when two instructions fetched belong to the same pipe, a structural hazard occurs. This is because, at a time, only one instruction can access one pipe. This hazard is detected in the decode stage. In this case, a stall is generated. The fetch stage will not fetch any instructions in this case and the PC (Program Counter) is frozen. The first instruction is sent first in the respective pipe and the second instruction is stored. In the second cycle, the second instruction is sent in the pipe. The instruction no – op (no operation) is given in the other pipe until the fetch of the next instructions. For example, if the two instructions belong to the even pipe, the odd pipe will have no – op and vice versa. Without hazard the output of the two instructions should come together, but in this case the output of the second instruction is delayed by one clock cycle, one clock cycle is wasted in this case. An implementation of structural hazard and its resolution is depicted in the following waveform:



#### Data hazard resolution by forwarding (no stall)

Data hazards, also known as data dependent hazards, are the hazards in which target register of one instruction is used as the source register for a later fetched instruction. This type of hazard is also known as RAW (Read After Write) hazard. Broadly, data hazards can be removed by forwarding and in some cases by stall. If the instruction, that needs the output of a previously computed instruction, is fetched after some *n* cycles (*n* is the latency of the previous instruction), then this data hazard can be satisfied by forwarding the result of the previous instruction after those number of cycles. For example, if an ah (add half-word) instruction is fetched and its result is to be stored in r1, and there is another instruction sfh (subtract from half-word) which uses r1 as a source register and is fetched after three clock cycles, the computed value of the r1 is forwarded to sfh without any stall. This is called resolution by forwarding. An implementation of the data hazards and their resolution by forwarding without stalls is seen in the following waveform:



Following are a small part of instructions that were used to generate the above output:



Here, data hazard is noticed in the instruction 2 between instruction 8. It is also noticed that r51 is next used after 2 bunches of instructions are fetched. This means that it occurs after two clock cycles and this hazard can be resolved by forwarding and no stall is needed.

#### Data hazard resolution by stalling and forwarding

As mentioned previously, the other method to resolve a data hazard is by stalling and forwarding. This method is used when the target register of one instruction is the source register of a later instruction. In this case the later instruction is fetched within n clock cycles (n is the latency of the previous instruction). In such a case, the program is stalled until the n<sup>th</sup> clock cycle is achieved and after that the result is forwarded to the instruction that requires it. Hence the name, stalling and forwarding. An implementation of data hazards and its resolution with stalling and forwarding is evident in the following waveform:



Following are a small part of instructions that were used to generate the above output:



Here, data hazard is noticed in the instruction 2 and instruction 4. It is also noticed that r51 is used next in the second bunch of fetched instructions. Since this bunch is not 2 clock cycles away (latency of ah), to resolve such a hazard, stalling and forwarding will be required.

#### Control hazard resolution for branches

The control hazards for branches occur when the branch is predicted to be taken/not taken and ends up being not taken/taken. In either of the cases, there are some unwanted instructions that are executed before it is known if the branch is taken or not. The time taken is around four clock cycles from the starting of execution of the branch instruction. These instructions are needed to be flushed. The PC (Program Counter) points to the branch target address and does not wait for the flush to complete. An implementation of the control hazards for branches and its resolution using flush is seen in the following waveform:



#### Other hazards – Write After Write Hazard

The Write After Write hazard occurs when an instruction j, that is executed after instruction i, tries to write the same destination register as the one written in instruction i. In the two issue architecture, when two instructions are fetched in one clock cycle, and both of them have the same target register, the WAW hazard is occurred. An implementation of the Write After Write hazard and its resolution using stalls is depicted in the following waveform:



Following are the instructions that were used to generate the above output:

